

Research Institute

# **Design Study of Low-Level RF Control System for CW Superconducting Electron Linear Accelerator in KAERI**

Seunghyun Lee<sup>1\*</sup>, Yujong Kim<sup>1,2†</sup>, In-Ha Yu<sup>3</sup>, Myung-Hwan Chun<sup>3</sup>, Jaeyong Lee<sup>1</sup>, Youngwoo Joo<sup>1,2</sup>, Hyeri Lee<sup>1,2</sup>, Ingyo Jung<sup>1,2</sup>, Moonyoung Han<sup>2</sup> and P. Buaphad<sup>1,2</sup>

> <sup>1</sup>Korea Atomic Energy Research Institute, Daejeon 34057, Korea <sup>2</sup>University of Science & Technology, Daejeon 34113, Korea <sup>3</sup>Pohang Accelerator Laboratory (PAL), Pohang 37676, Korea



\* lsh0810@kaeri.re.kr, †yjkim@kaeri.re.kr

#### Abstract

Korea Atomic Energy Research Institute (KAERI) has been operating a 20 MeV superconducting RF linear accelerator (SRF LINAC) to conduct research on atom/nuclear reaction using neutron Time-of-Flight (nTOF). It can accelerate electron beams up to 20 MeV with 1 kW continuous wave (CW) operation mode. Unfortunately, this machine has been aged over 15 years that brings about considerably difficulty in normal operation due to the performance degradation of sub-systems. To normalize the operation condition of 20 MeV SRF LINAC, we has been carrying out an upgrade project with replacement and repair of old sub-systems from 2018. This paper describes a design study of Low-Level RF (LLRF) control system to improve the stability and acceleration efficiency of the electric field generated in the superconducting RF cavity structure of 20 MeV SRF LINAC

#### INTRODUCTION

The nTOF method is generally used to measure and verify the neutron cross-section data of major actinides, minor actinides, and photo nuclear reaction library [1]. To produce neutron cross-section data from keV up to MeV range, KAERI nTOF facility was started from early 2016. It will be mainly used to measure nuclear data [2].

To produce neutron beams in nTOF facility, we apply the photonuclear reactions in a target filled with liquid lead (Pb). An incident electron beam produces bremsstrahlung photons, and then bremsstrahlung photons bring about photonuclear chain reaction ( $\gamma$ ,n) in the target. It can generate neutrons with a white spectrum [3]. Finally, neutrons go through nTOF experimental building with 10 m flight-path to analyze experiment results. To generate electron beam in KAERI nTOF facility, SRF LINAC is used as an injector. It can accelerate electrons up to 20 MeV kinetic energy with 1 kW continuous operation mode. Two 352 MHz SRF cavities with a cryomodule were fabricated by CERN for the Large Electron-Positron Collider (LEP) facility [4]. To operate those SRF cavities, we installed a RF generator, a Helium refrigerator, a vacuum stage, a control system and a cooling system collaborating Budker Institute of Nuclear Physics (BINP), Russia in 1996.

Unfortunately, a fire accident occurred at 2003, sub-systems of RF generator and Helium refrigerator were broken or malfunctioned. In addition, many components of SRF LINAC outdated due to 15 years operating duration.

To solve those problems, we have been carrying out an upgrade project by replacing or repairing old RF sub-systems since 2018. In this paper, we review RF sub-systems of the SRF LINAC and design a new LLRF system based on digital signal processing to improve beam stability and accelerating efficiency.



#### < Overview of KAERI nTOF Facility> SYSTEM OVERVIEW



This work was financially supported by the Korean Nuclear R&D Program organized by the National Research Foundation (NRF) in support on the Ministry of Science and ICT (Information and Communication Technology), Korea.

#### **DESIGN OF LLRF CONTROL SYSTEM**

Proposed LLRF control system is classified into three parts: RF front-end part, digital signal processing part, and tuner part.

RF front-end part work for not only receiving, but also reprocessing transmit signals from RF generator to RF cavity. Input signals of RF front-end are forward power, reflect power and accelerating electric field in general. Digital signal processing part generally consists of an Analogue-Digital Converter (ADC), a clockgeneration module, a Field Programmable Gate Array (FPGA) as logic board, and a Digital-Analogue Converter (DACs). Digitized sampling data go into FPGA board to compute operation frequency and power transmit level. To compare transmit signal and detecting signal, FPGA board derives output command to change operating parameters of RF system. Finally, tuner part adjusts tuning rods to change operating frequency, or shifts phase value to match reference power level.

| Table 2: LLRF system requirement parameter |                                  |                           |
|--------------------------------------------|----------------------------------|---------------------------|
| Parameter                                  | Value                            | Note                      |
| Center Frequency                           | 352 MHz                          | $\mathbf{f}_0$            |
| Bandwidth                                  | $\sim 100 \text{ kHz}$           | $\Delta f_{3dB}$          |
| Phase Control<br>Stability                 | $\leq$ 0.1 deg                   | RMS                       |
| Amplitude<br>Control<br>Stability          | < 0.1%                           | RMS                       |
| Phase Acceptance                           | $\pm 50 \sim 80^{\circ}$         |                           |
| Dynamic range                              | > 20 dB                          | Nominal<br>Gradient Range |
| Set Point<br>Resolution                    | $\leq 0.1\%, \\ 0.1 \text{ deg}$ | SNR Digital<br>Resolution |
| Thermal Stability                          | $\pm \ 0.05 \ dB$                | 10°C< T<40°C              |

### METHOD AND MATERIALS

Detection signals from SRF LINAC is processed in RF front-end and ADC module by IQ sampling method. To convert frequency to handle in FPGA, we use digital down convertor at an intermediate frequency in a traditional heterodyne scheme. Pick up signals from direction coupler or RF cavity are processed in FPGA with proportional plus integral (PI) algorithm [5]. To generate output signal, IQ demodulation process will be run to convert analogue operation command. To develop LLRF control system, we design architecture of digital LLRF. It consists of two ADC modules, one FPGA module, one clock generator, one Digital Input (DI)-Digital Output (DO) module, and one DAC module with Experimental Physics and Industrial Control System (EPICS) Input/Output Controller (IOC) [6].





< Flow-chart of Digital Signal Process in LLRF >

< Design Architecture of Digital LLRF Bard >

## RESULTS AND DISCUSSION

We introduced KAERI nTOF facility and SRF LINAC system. To evaluate performance, we proposed conceptual design of LLRF control system based on digital signal processing. It has advantages to increase beam stability and acceleration efficiency for CW mode in superconducting accelerator. In the future, we will accomplish design optimization to improve performance. Finally, we will fabricate whole system and conduct performance evaluation to verify operating result data and compare to the design characteristics.

#### REFERENCES

[Correros, C., Totognio, A., Berthoumino, E., et al. "Performance of the status interaction gines digity for listing, a TOP at CERNS" have 7by 1. A (201) 047–27 dointy [11180/jp12013.3397.4 Waw Kins, Jang, H., et A., Vangel, G., 2010). Under Hall Schulz, Status and K. (2010). A status of the Status and S