# FIRST APPLICATION OF A MULTIPROCESSING SYSTEM-ON-CHIP BPM ELECTRONICS PLATFORM AT SwissFEL

B. Keil<sup>†</sup>, R. Ditter, M. Gloor, G. Marinkovic, J. Purtschert Paul Scherrer Institute, Villigen, Switzerland

## Abstract

We have developed a new BPM electronics platform based on a MultiProcessing System-on-Chip (MPSoC). This contribution introduces the first application of the platform at the Paul Scherrer Institute (PSI), which is the cavity BPM system for the SwissFEL soft X-ray undulator beamline called "Athos", where a larger number of systems are now operational. Measurement results and differences to the predecessor system will also be presented.

# INTRODUCTION AND MOTIVATION

PSI has several particle accelerator facilities, including, the High Power Proton Accelerator (HIPA), the Swiss Light Source (SLS), and SwissFEL, a hard X-ray free electron laser. The RF beam position monitors (BPMs) for the proton and electron beams of these accelerators [1-3] as well as the European X-ray FEL BPMs [4] have electronics - developed mainly by PSI - that were so far based on the VME64x form factor, with analog-to-digital converters (ADCs) using parallel data outputs.

However, for the BPMs of the latest SwissFEL undulator line called "Athos" [5] that generates soft X-rays as well as for future upgrades of SLS and HIPA BPMs, we decided to develop a new platform called "DBPM3". It has a form factor tailored to future PSI BPM systems based on MPSoCs and ADCs with multi-gigabit serial interconnect. MPSoCs integrate several performant CPUs, rich FPGA fabric, various external interfaces and high-speed interconnect on a single chip, enabling the design of more compact and cost efficient BPM systems.

| PSI Fa-                       | BPM                                | Frequency                    |            | FPGA/ASIC                          |
|-------------------------------|------------------------------------|------------------------------|------------|------------------------------------|
| cility                        | Туре                               | Beam                         | BPM        | Туре                               |
| HIPA                          | Coil                               | 50 MHz                       | 100<br>MHz | 2x Virtex-2<br>Pro & DDC-<br>ASICs |
| SLS                           | Button                             | 500 MHz                      | 500<br>MHz | DDC-ASICs                          |
| Swiss-<br>FEL<br>Linac        | Cavity<br>(Two<br>Resona-<br>tors) | 2-bunch<br>ΔT=28ns<br>100 Hz | 3.3<br>GHz | 2x Artix-7/<br>1x Kintex 7         |
| <br>Aramis<br>Undula-<br>tors |                                    | 1-bunch<br>100 Hz            | 4.9<br>GHz |                                    |
| Athos<br>Undula-<br>tors      |                                    |                              |            | 1x Zynq<br>UltraScale+<br>MPSoC    |

In the following sections, we describe the hardware, software and firmware architecture of the DBPM3 platform.

Measurement results and commissioning experience of the first DBPM3 application, the Athos undulator cavity BPM system, are also presented. Besides Athos, we plan to use the DBPM3 platform also for the SLS 2.0 project [6], which is a major upgrade of SLS with a new low-emittance storage ring. Another application will be the upgrade of the 18 years old HIPA BPM electronics. Due to the smaller number of BPMs in Athos compared to SLS 2.0, Athos enabled us to get experience with the platform before producing larger quantities for SLS 2.0, where first beam is expected in 2025.

# **DBPM3 PLATFORM**

## Hardware

A DBPM3 unit has a 3 height unit (HE) 19" wide housing. As shown in Figs. 1 to 3, up to six single-width RF front-ends (RFFEs or "daughterboards") can be inserted from the rear side, or three double width RFFEs (for SLS 2.0), or two with triple-width RFFEs (for Athos). The number of BPMs per DBPM3 unit is four for Athos and three for SLS 2.0.The redundant power supply is also inserted from the rear side.



Figure 1: Top view of a DBPM3 unit with cover removed.

The digital back-end mainboard is mounted behind the front panel, having a direct coplanar 120-pin connectors to each daughterboard. The connector is self-centering, and work must maintain attribution to the author(s), title of the work, publisher, and DOI

of this

distribution

Any

2022).

0

licence

0.4

CC BY

work may be used under the terms of the

this

from

Content



Figure 2: Simplified block schematics the of DBPM3 platform. Up to six front-end electronics modules ("daughterboards") can be plugged into the unit, each connected to the digital back-end mainboard with a 120-pin high-speed connector. The RFFE of the Athos cavity BPMs has two triple-width daughterboards, each serving two BPMs.

supports up to 25 Gbit/s data rate per connector pin pair for differential signals. The back-end has a single MPSoC of type Zynq UltraScale+ ("ZynqU+") from the company Xilinx/AMD. The ZynqU+ integrates on a single chip: A 4-core 64-bit ARM CPU ("APU" = Application Processing Unit), a 2-core 32-bit CPU ("RPU" = Real-time Processing Unit), and an FPGA with programmable logic (PL). Moreover, the MPSoC has various interfaces (Ethernet, I2C, DRAM, multi-gigabit links, USB, SD Card, JTAG, ...), combined with high-bandwidth interconnect structures.

The back-end board has two 64-bit wide DRAMs with 4 GByte size each and 8-bit ECC, 8 SFP+ transceivers at the front panel, and a generic clock synthesis unit supporting external accelerator reference clocks from all PSI accelerators, ranging from 50 to 500 MHz.



Figure 3: DBPM3 unit, view from rear side with top cover, daughterboards and fan trays removed. The digital backend mainboard is shown at top left (green PCB). The redundant plugged power supply and guide rails for daughterboards are shown at the right top and bottom side.

In contrast to previous BPM electronics generations based on VME64x, the new Athos DBPM3 electronics has RFFE and ADCs on the same PCB, thus avoiding cable connections between RFFE and ADCs needed for previous systems. The Athos DBPM3 electronics as well as a first SLS 2.0 button BPM electronics prototype both use the same dual-channel ADCs of type ADS54J69 with 16-bits and up to 500 MSamples per second (MS/s). The ADC data is transmitted to the back-end mainboard via the JESD204B standard, using differential multi-gigabit signal lanes working at up to 10 Gbit/s per lane, depending on the adjustable ADC sample rate as well as on the optional onchip data decimation and filtering supported by the ADC.

Table 2: Comparison of DBPM3 with the Previous MBU Platform

|                       | MBU              | DBPM3         |
|-----------------------|------------------|---------------|
| ADC Interface         | parallel         | serial        |
|                       | (LVDS)           | (JESD204B)    |
| <b>RFFE to ADC</b>    | differential co- | PCB traces on |
| Connection            | axial cables     | common PCB    |
| Integrated Timing     | yes              | yes           |
| Event Receiver        |                  |               |
| Integrated EPICS      | no (but          | yes           |
| IOC                   | planned)         |               |
| # Printed Circuit     | 3.25             | 1.33          |
| <b>Boards per BPM</b> |                  |               |
| # FPGAs per BPM       | 1.75             | 0.33          |

Each of the six daughterboard connectors of the DBPM3 back-end supports two multi-gigabit full duplex link pairs, enabling the use of both JESD204 ADCs and DACs on

11th Int. Beam Instrum. Conf. ISBN: 978-3-95450-241-7

gain and phase calibration tables.

IBIC2022, Kraków, Poland ISSN: 2673-5350

pickup (loaded quality factor ~1000) are mixed to an intermediate frequency of 134 MHz, digitized, and then mixed digitally to baseband by the PL in the MPSoC. Software and Firmware In general, the DPBM3 software and firmware is split into a BPM specific part and a generic part. The latter is used for all DBPM3 applications, including remote management of the DBPM3 unit, health status monitoring, DRAM and ADC interfaces.

The 4-core 64-bit "APU" CPU of the MPSoC is booting Linux at power-up, where the bit stream of the FPGA part of the chip is then loaded in a 2<sup>nd</sup> step, either from an external SD card, or from an external file server via Ethernet. Loading an EPICS control system IOC on top of EPICS as a 3<sup>rd</sup> and last step of the booting process enables remote access to various generic and BPM specific settings and measurement data.

> The calculation of the beam position from the ADC data is done in FPGA firmware programmed in VHDL, while tasks like automatic range control of the digital step attenuators (DSAs) of the RFFEs are implemented in software on the 2-core 32-bit "RPU" CPU, supporting bare metal C code on one CPU core and FreeRTOS on the other core. The signal processing algorithms for the Athos BPMs are mainly identical to the previous BPM platform "MBU" [4] and will thus not be described again here again. The RFFEs are precalibrated in the lab with an RF generator, and calibration tables are stored in an EEPROM on the RFFE. The tables are used by the MPSoC to digitally correct the attenuation and phase of the channels for each DSA setting, compensating production tolerances of the DSA chips.

> The MPSoC also contains a so-called embedded event receiver (EEVR) implemented in firmware that decodes the protocol of the global a timing/event system delivered via fiber optic cables to the DBPM3 units. For SwissFEL, this enables time stamping of the BPM data with a unique global bunch ID directly on the MPSoC, thus making sure the data delivered to the control and archiving system has a correct time stamp and bunch ID.



The power supply voltages and currents of back-end and daughterboards are remotely monitored, supporting also remote power cycling. The speed of the fans at the front side of the DBPM3 unit (shown in Fig. 4) can be regulated individually to optimize thermal stability.



Figure 4: DBPM3 front side with two rows of eight fans.

Thanks to new technologies like JESD204B and MPSoC, the hardware complexity, production effort and costs could be significantly reduced compared to previous BPM electronics generations, see Table 2. Due to the smaller number of PCBs and much smaller number of connector pins per BPM and reduced number of cables, we also expect a reduction of the long-term maintenance effort and an even higher MTBF than the present systems.

# Cavity BPM RFFE/ADC Hardware

Figure 5 shows the RFFE electronics for the Athos undulator BPMs, with six SMA connectors for BPM input signals. The electronics has symmetric channels for position and charge signals of the cavity BPM pickups, with three dual-channel ADCs close to the mainboard connectors. One ADC is shared by two BPMs, with negligible crosstalk.



Figure 5: Athos cavity BPM RFFE board for two BPMs. Left: Printed circuit board (PCB). Right: Board with rear panel and metal RF shields mounted on both PCB sides.

The RF input stage of the DBPM3 RFFE for Athos is nearly identical to the previous VME-based electronics platform called MBU (Modular BPM Unit) installed in the SwissFEL linac and hard X-ray undulator line ("Aramis") δ

maintain attribution to the author(s), title of the work, publisher, and DOI

must

work

this

of

distribution

Any

2022).

be used under the terms of the CC BY 4.0 licence (@

may

work



Figure 7: Beam position noise of the Athos DBPM3 BPM electronics vs. beam position offset, measured at ~200pC bunch charge with 25 Hz rep rate, for different position measurement ranges.

Figure 7 shows the RMS noise of the DBPM3 electronics as a function of the beam position offset, for different measurement ranges. The maximum limit of the range is defined as the beam position where the ADC reading reaches the ADC full scale, for a given fixed setting of the digital step attenuators (DSAs). The DSAs of the RFFE are used for position and charge range adjustment with 63 dB range. The beam position at three adjacent Athos undulator BPMs was moved simultaneously in steps of 0.2mm for a given range. Athos was operating with single bunches, 200 pC bunch charge and 25 Hz repetition rate. The position noise was calculated from a 10 second data interval, by correlation of the readings of the three BPMs, assuming that all three have the same electronics noise. The calculation also assumes that all orbit perturbations occur upstream or downstream of the three BPMs, but not in between them. Thus, the values are a pessimistic estimate for the upper limit of the BPM electronics noise.



Figure 8: DBPM3 electronics beam position measurement noise in percent of the measurement range.

Figure 8 shows the position noise, normalized to the position range by dividing the absolute noise by 50% of the peak-to-peak range. For small beam position offsets close to 0mm, the dependence of the position on the range is rather small. This shows that the contribution of the thermal noise of the RFFE analog input chain remains smaller than the noise contribution of the ADC during the measurements. The digital step attenuators of the RFFE position cavity signals were varied by 16 dB overall for the ranges shown in the plot.

The inner aperture of the Athos undulator BPM pickups is only 5mm, compared to 8mm for the Aramis hard X-ray undulators of SwissFEL. Therefore the beam offsets during user operation of Athos are usually only reach some 100  $\mu$ m. Quadrupole magnets and BPMs in the Athos undulators are mounted together on a motorized 2D mover, thus the BPMs and quadrupoles are usually well centered close to the "golden orbit" that provides optimal lasing conditions.

#### **CONCLUSION AND OUTLOOK**

A new BPM platform based on RF front-ends with JESD204B ADCs and a digital back-end with a MPSoC has been successfully commissioned at the SwissFEL Athos beamline, being in operation since end 2020. The next DBPM3 application is SLS 2.0, where RFFE proto-types are presently being tested at the SLS. After putting SLS 2.0 in operation in 2025, the next DBPM3 application will be the upgrade of the HIPA proton BPM system, where the present ageing BPM system is operational since 2005 [3]. In addition to BPMs, the DBPM3 unit is also suitable for general beam diagnostics, measurement and feedback systems, where the 3HE unit and large volume available for daughterboards/RFFEs supports also PCBs with larger components, like photomultipliers for beam loss monitors.

### ACKNOWLEDGEMENTS

The authors gratefully acknowledge the contributions and support of the following colleagues: Daniel Engeler (digital back-end design), Daniel Treyer and Chris Deutschendorf (DBPM3 clocking circuitry design), Markus Stadler (RFFE prototype design), and Fabio Marcellini (Athos BPM pickup design).

#### REFERENCES

- V. Schlott *et al.*, "Commissioning of the SLS Digital BPM System", *Proc. PAC'01*, Chicago, USA, 2001
- [2] B. Keil, P.-A. Duperrex, and M. U. Müller, "Commissioning of a New Digital BPM System for the PSI Proton Accelerators", in *Proc. EPAC'06*, Edinburgh, UK, Jun. 2006, paper TUPCH092.
- [3] B. Keil et al., "First Beam Commissioning Experience With The SwissFEL Cavity BPM System", in Proc. IBIC'17, Grand Rapids, MI, USA, Aug. 2017, pp. 251-254. doi:10.18429/JACOW-IBIC2017-TUPCF17
- [4] B. Keil *et al.*, "The European XFEL Beam Position Monitor System", in Proc. IPAC'10, Kyoto, Japan, May 2010, paper MOPE064, pp. 1125-1127.
- [5] R. Ganter *et al.*, "Status of Athos, the Soft X-Ray FEL Line of SwissFEL", in *Proc. FEL'19*, Hamburg, Germany, Aug. 2019, pp. 753-756. doi:10.18429/JACoW-FEL2019-THP085
- [6] A. Streun, "SLS 2.0, the Upgrade of the Swiss Light Source", in *Proc. IPAC*'22, Bangkok, Thailand, Jun. 2022, pp. 925-928. doi:10.18429/JACOW-IPAC2022-TUPOST032