**Development of FPGA-based Predistortion-type Linearization** Algorithms for Klystrons within Digital LLRF Control Systems for ILC-like Electron Accelerators



M. Omet, SOKENDAI, Hayama, Japan S. Michizono, T. Matsumoto, T. Miura, F. Qiu, KEK/SOKENDAI, Tsukuba, Japan B. Chase, P. Varghese, FNAL, Batavia, USA

#### Introduction

At the International Linear Collider (ILC) [1] the superconducting 9-cell TESLA type L band cavities will be driven in a configuration of 39 cavities per 10 MW klystron [2].





# Linearization Algorithms



3rd order polynomial function based algorithm [4].



# Performace Comparison



Cryomodules housing superconducting cavities

Schematic of possible ILC tunnel layout [2].



Simplified schematic of the digital LLRF control loop for ILC.

2rd order polynomial function based algorithm.



Direct lookup table based algorithm [3,4]\*.



Direct lookup table with interpolation based algorithm.

# **Test of Algorithms**

#### 10 Input amplitude [a.u]

Modeling simulation of an arbitrary function (green) for all introduced linearization algorithms.



Error functions in modeling an arbitrary function for all introduced linearization algorithms.

Algorithm of choice: Lookup tables with arbitrary grid spacing and interpolation:

- Best modeling performance (lowest total error)
- Requires only 1 clk more than the LUT w/int.

### Conclusion

Five different algorithms for klystron linearization have been developed. Three of those were successfully tested using an actual 5 MW klystron. In a modeling performance simulation of all algorithms it was shown that the algorithm based on lookup tables with arbitrary grid spacing and interpolation yielded the best result. By the implementation of such a linearization algorithm the ILC requirement of klystron operation 7% in power below the point of saturation will be satisfied. Furthermore this kind of klystron linearization can be applied to any other accelerator or application at which high efficiency RF usage is required.

For cost optimization reasons it is intended to operate the klystrons 7% in power below their quench limits [2]. Klystrons are non-linear devices.



Schematic of the klystron output characteristics.

The feedback gain is proportional to the klystron output amplitude characteristic. Close to operation the gain decreases and makes control difficult or even impossible. This situation can be overcome by the implementation of a klystron linearization, which linearizes the klystron output and keeps the control gain constant up to the point of saturation. In the following the development of predistortion-type FPGA-based linearization algorithms is described [3].



|                                | 3nd<br>order         | 2rd<br>order         | Direct<br>LUT      | LUT<br>w/interp.     |
|--------------------------------|----------------------|----------------------|--------------------|----------------------|
| Target FPGA                    | Altera<br>Cyclone II | Altera<br>Cyclone II | Xilinx<br>Kintex 7 | Altera<br>Cyclone II |
| Test method                    | Klystron             | Klystron             | Simulation         | Klystron             |
| Test result                    | Successful           | Proof of concept     | Successful         | Proof of concept     |
| Amp. and pha.<br>linearization | Amplitude<br>only    | $\checkmark$         | $\checkmark$       | $\checkmark$         |
| Quantization                   | ×                    | ×                    | $\checkmark$       | ×                    |
| Precision                      | Good                 | Good                 | Very good          | Best                 |
| Memory<br>usage                | Low                  | Low                  | High               | High                 |
| Multiplier<br>usage            | High                 | High                 | Low                | Low                  |
| Total loop<br>delay added      | 1 clk                | 3 clks               | 3 clks             | 3 clks               |

Algorithm of choice: Two lookup tables with linear interpolation:

- Linearization in amplitude and phase

### References

- http://www.linearcollider.org
- "The International Linear Collider Technical [2] Design Report - Volume 3.II: Accelerator Baseline Design", CERN, FNAL, KEK (2013).
- W. Cichalewski, "Linearization of Microwave [3] High Power Amplifiers in the RF Systems of Linear Accelerators for FLASH and X-FEL", (PhD Thesis), Technical University of Lodz, Lodz (2008).
- M. Omet, "Development and Test of Klystron [4] Linearization Packages for FPGA-based Low Level RF Control Systems of ILC-like Electron Accelerators", Proc. RT2014, Nara (2014).

General principle of a predistortion-type FPGA-based klystron linearization algorithm.

- No quantization

- Best precision

Improvements possible? Yes!



Direct lookup table with arbitrary grid spacing and interpolation based algorithm.

#### Acknowledgements

\*Special thanks to H. Schlarb and J. Branlard (DESY, Hamburg, Germany) as well as to W. Cichalewski (TUL, Lodz, Poland).

## **Contact Information**

#### Mathieu OMET

The Graduate University for Advanced Studies KEK High Energy Accelerator Research Organization

1-1 Oho, Tsukuba, Ibaraki, 305-0801, Japan PHS: +81-29-864-4616

Fax: +81-29-864-3182 (Accelerator office)

e-mail: momet@post.kek.jp